DocumentCode :
2358442
Title :
On dual Eulerian paths and circuits in plane graphs
Author :
Ueno, Shuichi ; Tsuji, Katsufumi ; Kajitani, Yoji
Author_Institution :
Dept. of Electr. & Electron. Eng., Tokyo Inst. of Technol., Japan
fYear :
1988
fDate :
7-9 June 1988
Firstpage :
1835
Abstract :
Given a nonseparable plane graph G, a path or circuit is called dual if it is also a path or circuit, respectively, in the geometric dual of G. Motivated by a layout design problem of CMOS integrated circuits, the authors consider some problems of partitioning the edges of G into the minimum number of dual paths or circuits. The results include a constructive proof of the fact that the following problems are solvable in polynomial time: determining whether G has a dual circuit; finding a dual Eulerian path or circuit if one exists; and finding the minimum set of dual paths that partitions the edges of G when G has no dual circuits.<>
Keywords :
CMOS integrated circuits; circuit layout; graph theory; CMOS integrated circuits; dual Eulerian paths; dual circuits; layout design; partitioning; plane graphs; CMOS integrated circuits; CMOS technology; Clocks; Design engineering; Integrated circuit technology; Polynomials;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1988., IEEE International Symposium on
Conference_Location :
Espoo, Finland
Type :
conf
DOI :
10.1109/ISCAS.1988.15293
Filename :
15293
Link To Document :
بازگشت