DocumentCode :
2358617
Title :
Monte Carlo analysis of propagation delay due to process induced line parasitic variations in VLSI interconnects
Author :
Verma, K.G. ; Singh, Raghuvir ; Kaushik, B.K. ; Kumar, Brijesh
Author_Institution :
Sch. of Electron., Shobhit Univ. - Meerut, Meerut, India
fYear :
2011
fDate :
22-24 April 2011
Firstpage :
6
Lastpage :
10
Abstract :
Process variation is considered to be a major concern in the design of circuits including interconnect pipelines in current deep submicron regime. Process variation results in uncertainties of circuit performances such as propagation delay. The performance of VLSI/ULSI chip is becoming less predictable as device dimensions shrinks below the sub-100-nm scale. The reduced predictability can be attributed to poor control of the physical features of devices and interconnects during the manufacturing process. Variations in these quantities maps to variations in the electrical behavior of circuits. The interconnect line resistance and capacitance varies due to changes in interconnect width and thickness, substrate, implant impurity level, and surface charge. This paper provides an analysis of the effect of interconnect parasitic variation on the propagation delay through driver-interconnect-load (DIL) system. The impact of process induced variations on propagation delay of the circuit is discussed for three different fabrication technologies i.e. 130 nm, 70 nm and 45 nm. The comparison between three technologies interestingly shows that the effect of line resistive and capacitive parasitic variation on propagation delay has almost uniform trend as feature size shrinks. However, resistive parasitic variation in global interconnects has very nominal effect on the propagation delay as compared to capacitive parasitic. Propagation delay variation is from 0.01% to 0.04% and -4.32% to 18.1 % due to resistive and capacitive deviation of -6.1% to 25% respectively.
Keywords :
Monte Carlo methods; ULSI; VLSI; delays; integrated circuit interconnections; integrated circuit modelling; Monte Carlo analysis; ULSI chip; VLSI interconnects; driver-interconnect-load system; global interconnects; implant impurity level; interconnect line resistance; interconnect pipelines; interconnect thickness; interconnect width; process induced line parasitic variations; propagation delay; size 130 nm; size 45 nm; size 70 nm; surface charge; Capacitance; Delay; Integrated circuit interconnections; Performance evaluation; Propagation delay; Resistance; Very large scale integration; Process variation; VLSI; interconnects; parasitic; propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Networks and Computer Communications (ETNCC), 2011 International Conference on
Conference_Location :
Udaipur
Print_ISBN :
978-1-4577-0239-6
Type :
conf
DOI :
10.1109/ETNCC.2011.5958475
Filename :
5958475
Link To Document :
بازگشت