DocumentCode :
2359047
Title :
Quadrant-based XYZ dimension order routing algorithm for 3-D Asymmetric Torus Routing Chip (ATRC)
Author :
Khan, Mohammad Ayoub ; Ansari, Abdul Quaiyum
Author_Institution :
Centre for Dev. of Adv. Comput., Govt. of India, Noida, India
fYear :
2011
fDate :
22-24 April 2011
Firstpage :
121
Lastpage :
124
Abstract :
The conventional two-dimensional (2-D) integrated circuit (IC) has limited scope for floor planning and therefore limits the performance improvements resulting from the Network-on-Chip (NoC) paradigm. Three Dimensional (3-D) ICs are able to obtain significant performance benefits over 2-D ICs based on the electrical and mechanical properties resulting from the new geometrical arrangement (topology). The arrangement of 3-D also offers opportunities for new circuit architecture based on the geometric capacity that provide greater numbers of interconnections among multi-layer active circuits. The emerging 3-D VLSI Integration and process technologies allow the new design opportunities in 3-D NoC. The 3-D NoC can reduce significant amount of wire length for local and global interconnects. In this paper, we have proposed an efficient 3-D Asymmetric Torus routing algorithm for NoC router. The 3-D torus has constant node degree, recursive structure, simple communication algorithms, and good scalability. A Quadrant-based XYZ dimension order routing algorithm is proposed to build up the 3-D Asymmetric Torus NoC router. The algorithm partitions the Torus space into quadrants and selects the nearest wrap-around edge to connect the destination node. Thus, the presented algorithm guarantees minimal paths to each destination based on routing regulations. The complexity of the compared with the traditional XYZ algorithm and the comparison results show that the quadrant-based router has shorter path length. This paper presents a Register Transfer Logic (RTL) simulation model of Quadrant-based XYZ dimension order routing algorithm for 3-D ATRC written in Verilog. The model represents the functional behavior of the routing chip down to the flit (byte) level. The 3-D TRC has achieved a maximum operating frequency 750 MHz on Xilinx Vertex-6.
Keywords :
VLSI; hardware description languages; integrated circuit interconnections; logic simulation; network routing; network-on-chip; three-dimensional integrated circuits; 2D IC; 3D ATRC; 3D IC; 3D NoC paradigm; 3D VLSI Integration; 3D asymmetric torus routing chip; 3D network-on-chip paradigm; IC interconnection; RTL simulation model; Verilog; Xilinx Vertex-6; frequency 750 MHz; geometric capacity; geometrical arrangement; multilayer active circuit; quadrant-based XYZ dimension order routing algorithm; register transfer logic simulation model; three dimensional integrated circuit; two-dimensional integrated circuit; wrap-around edge; Algorithm design and analysis; Computational modeling; Computer architecture; Integrated circuit interconnections; Mesh networks; Partitioning algorithms; Routing; 3-D; Asmmetric torus; NoC; RTL; XYZ;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Networks and Computer Communications (ETNCC), 2011 International Conference on
Conference_Location :
Udaipur
Print_ISBN :
978-1-4577-0239-6
Type :
conf
DOI :
10.1109/ETNCC.2011.5958499
Filename :
5958499
Link To Document :
بازگشت