DocumentCode :
2359158
Title :
Definition of a systematic method for the generation of software test programs allowing the functional verification of system on chip (SoC)
Author :
Hunsinger, F. ; Francois, S. ; Jerraya, A.A.
Author_Institution :
Lab. TIMA, Grenoble, France
fYear :
2003
fDate :
29-30 May 2003
Firstpage :
11
Lastpage :
16
Abstract :
We present a novel approach for hardware functional verification of system on chip (SoC). Our approach is based on the use of on chip programmable processors like CPUs or DSPs to generate test programs for hardware parts of the design. Traditionally test programs are written at a low level using specific functions for hardware accesses. This method is time consuming and error prone as tests are hand written. We introduce a method allowing the use of high level software test programs. The link between hardware and software is achieved by using a custom operating system. We focus on the benefits that are obtained by handling high level test programs.
Keywords :
automatic test pattern generation; automatic test software; circuit simulation; system-on-chip; SoC; chip programmable processor; circuit simulation; hardware functional verification; high level software test program generation; operating system; system on chip; Design methodology; Digital signal processing; Digital signal processing chips; Hardware; Laboratories; Operating systems; Software testing; System testing; System-on-a-chip; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification: Common Challenges and Solutions, 2003. Proceedings. 4th International Workshop on
Print_ISBN :
0-7695-2045-6
Type :
conf
DOI :
10.1109/MTV.2003.1250257
Filename :
1250257
Link To Document :
بازگشت