Title :
A Novel 1GSPS Low Offset Comparator for High Speed ADC
Author :
Yongheng, Guo ; Wei, Cai ; Tiejun, Lu ; Zongmin, Wang
Author_Institution :
Beijing Microelectron. Technol. Inst., Beijing, China
Abstract :
In high speed ADC, comparator influence the overall performance of ADC directly. This paper describes an ultra high speed and low offset preamplifier-latch comparator. The comparator use two negative resistors parallel with positive resistors as load resistors of preamplifier to improve its gain so as to reduce offset voltage. Meanwhile, the comparator uses a novel method to reduce the recovery time of regenerative stage by add a pre-set quiescent current. Based on TSMC 0.18 mum CMOS process model, simulated results show the comparator can work under ultra high speed clock frequency 1 GHz. The comparator has a low offset voltage (0.9 mV), a short fall delay time (60 ps) and rise delay time (50 ps). With 1 V swing, it is suitable for 10 bit 1GSPS high speed ADC.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); preamplifiers; resistors; synchronisation; 1GSPS low-offset comparator; TSMC CMOS process model; frequency 1 GHz; high-speed ADC; load resistors; low-offset preamplifier-latch comparator; negative resistors; positive resistors; pre-set quiescent current; recovery time reduction; regenerative stage; size 0.18 mum; ultrahigh-speed comparator; voltage 1 V; Circuits; Clocks; Delay; Latches; Low voltage; Preamplifiers; Resistors; Signal generators; Signal processing; Turning; high speed ADC; high speed comparator; low offset comparator; preamplifier latch comparator;
Conference_Titel :
INC, IMS and IDC, 2009. NCM '09. Fifth International Joint Conference on
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-5209-5
Electronic_ISBN :
978-0-7695-3769-6
DOI :
10.1109/NCM.2009.154