Title :
3D Network-on-Chip system communication using minimum number of TSVs
Author :
Hwang, Yong Joong ; Lee, Jae Hun ; Han, Tae Hee
Author_Institution :
Sch. of Inf. & Commun. Eng., Sungkyunkwan Univ., Suwon, South Korea
Abstract :
Three-dimensional networks-on-chip (3D NoC) using through-silicon-via (TSV) can significantly improve the performance and the degree of integration of the system-on-chip. However, TSV accompanies some overheads such as area, cost, and capacitance, so it must be balanced between performance and cost. In this paper, an efficient 3D NoC design technique that minimizes the number of TSVs with a new vertical communication method is suggested. The proposed technique showed only 8.1% decrease in performance while area saving is 39.5% compared to the 3D NoC with 8 TSVs. It is expected to improve performance further as the number of layers increases.
Keywords :
integrated circuit design; network-on-chip; three-dimensional integrated circuits; 3D NoC design; 3D network-on-chip system communication; TSV; system-on-chip; three-dimensional networks-on-chip; through-silicon-via; Buffer storage; Capacitance; Manufacturing; Three dimensional displays; Through-silicon vias; Throughput; 3D Network-on-Chip; TSV;
Conference_Titel :
ICT Convergence (ICTC), 2011 International Conference on
Conference_Location :
Seoul
Print_ISBN :
978-1-4577-1267-8
DOI :
10.1109/ICTC.2011.6082652