DocumentCode :
2365650
Title :
A 7T/14T Dependable SRAM and its Array Structure to Avoid Half Selection
Author :
Fujiwara, Hidehiro ; Okumura, Shunsuke ; Iguchi, Yusuke ; Noguchi, Hiroki ; Kawaguchi, Hiroshi ; Yoshimoto, Masahiko
Author_Institution :
Grad. Sch. of Eng., Kobe Univ.., Kobe
fYear :
2009
fDate :
5-9 Jan. 2009
Firstpage :
295
Lastpage :
300
Abstract :
We propose a novel dependable SRAM with 7T cells and their array structure that avoids a half-selection problem. In addition, we introduce a new concept, "quality of a bit (QoB)" for it. The dependable SRAM has three modes (normal mode, high-speed mode, and dependable mode), and dynamically scales its reliability and speed by combining two memory cells for one-bit information (i.e. 14T/bit). Monte Carlo simulation demonstrates that, in a 65-nm process technology, the minimum voltages in read and write operations are improved by 0.20 V and 0.26 V, respectively, with a bit error rate of 10-8 kept. The cell area overhead is 11%, compared to the conventional 6T cell in the normal mode.
Keywords :
Monte Carlo methods; SRAM chips; Monte Carlo simulation; SRAM; array structure; bit error rate; cell area overhead; dependable mode; half-selection problem; high-speed mode; normal mode; voltage 0.20 V; voltage 0.26 V; Application software; Bit error rate; Cryptography; Design engineering; Educational institutions; Negative bias temperature instability; Random access memory; Silicon; Very large scale integration; Voltage; Dependability; QoB; SRAM;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
ISSN :
1063-9667
Print_ISBN :
978-0-7695-3506-7
Type :
conf
DOI :
10.1109/VLSI.Design.2009.54
Filename :
4749690
Link To Document :
بازگشت