DocumentCode :
2365966
Title :
A Method for the Multi-Net Multi-Pin Routing Problem with Layer Assignment
Author :
Samanta, Tuhina ; Rahaman, Hafizur ; Ghosal, Prasun ; Dasgupta, Parthasarathi
Author_Institution :
Bengal Eng. & Sci. Univ., Howrah
fYear :
2009
fDate :
5-9 Jan. 2009
Firstpage :
387
Lastpage :
392
Abstract :
Interconnects are vital in deep sub-micron VLSI design, as they impose constraints, such as delay, congestion, crosstalk, power dissipation and others, and consume resources. These parameters affect the efforts for obtaining a feasible solution for the global routing of multiple nets. In addition, efforts are on for exploration and use of non-Manhattan routing architectures. In this work, we focus on the specific problem of multi-net multi-pin global Y -routing for custom-built design styles with several available routing layers. The problem is formulated as a minimum crossing Y -Steiner Minimal tree problem with multi-layer assignment. Experimental results are quite encouraging.
Keywords :
crosstalk; delays; integrated circuit design; integrated circuit interconnections; very high speed integrated circuits; congestion; crosstalk; deep submicron VLSI design; delay; global routing; interconnects; minimum crossing Y-Steiner Minimal tree problem; multinet multipin routing problem; multiple nets; nonManhattan routing architectures; power dissipation; Conference management; Costs; Delay; Design methodology; Pins; Routing; Steiner trees; Very large scale integration; Wire; Wiring; Global Routing; Multi-net Global Routing; VLSI Physical Design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
ISSN :
1063-9667
Print_ISBN :
978-0-7695-3506-7
Type :
conf
DOI :
10.1109/VLSI.Design.2009.30
Filename :
4749704
Link To Document :
بازگشت