Title :
A Low Power Architecture to Extend the Tuning Range of a Quadrature Clock
Author :
Dutta, R. ; Bhattacharyya, T.K.
Author_Institution :
Electron. & Electr. Commun. Eng. Dept., IIT Kharagpur, Kharagpur
Abstract :
A low power architecture to extend the frequency range of quadrature clock is proposed. This architecture is based on a series of dividers. It can enhance the lower frequency limit of a Quadrature Voltage Controlled Oscillator (QVCO) clock to any arbitrarily small frequency. Based on the architecture a design is shown which enhances the low frequency range up to -90% of the center frequency, assuming the QVCO tuning range is +20%. The dividers are made of Dynamic Transmission Gate Logic (DTGL) to reduce power consumption. Simulation result shows that the power consumption of the extender circuit, excluding the QVCO, is 2.1 mW from 1.2 V supply voltage at 3 GHz input frequency in 90 nm CMOS technology. The output jitter contribution by this circuit is 2 ps and 0.15 ps for mismatch and thermal noise respectively. Maximum output frequency achieved is 4.8 GHz for differential clock and 2.4 GHz for quadrature clock.
Keywords :
circuit noise; clocks; frequency dividers; jitter; logic gates; thermal noise; voltage-controlled oscillators; CMOS technology; differential clock; dividers; dynamic transmission gate logic; extender circuit; frequency 2.4 GHz; frequency 3 GHz; frequency 4.8 GHz; output frequency; output jitter; power 2.1 mW; power consumption; quadrature voltage controlled oscillator clock; thermal noise; time 0.15 ps; time 2 ps; tuning range; voltage 1.2 V; CMOS logic circuits; CMOS technology; Circuit optimization; Circuit simulation; Clocks; Energy consumption; Frequency; Logic gates; Tuning; Voltage-controlled oscillators; DTGL; Tuning range; quadrature clock;
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-0-7695-3506-7
DOI :
10.1109/VLSI.Design.2009.88