Title :
Exploring Carbon Nanotube Bundle Global Interconnects for Chip Multiprocessor Applications
Author :
Pasricha, Sudeep ; Dutt, Nikil ; Kurdahi, Fadi J.
Author_Institution :
Colorado State Univ., Fort Collins, CO
Abstract :
The current paradigm of using Cu interconnects for on-chip global communication is rapidly becoming a serious performance bottleneck in ultra-deep submicron (UDSM) technologies. Carbon nanotube (CNT) based interconnects have been proposed as an alternative, because of their remarkable conductive, mechanical and thermal properties. In this paper, we investigate the system level performance of single-walled CNT (SWCNT) bundles, and mixed SWCNT/multi-walled CNT (MWCNT) bundles. Detailed RLC equivalent circuit models for conventional Cu and CNT bundle interconnects are described and used to determine propagation delays. These models are then incorporated into a system-level environment to estimate the impact of using CNT bundle global interconnects on the overall performance of several multi-core chip multiprocessor (CMP) applications. Our results indicate that the CNT bundle alternatives have a slight performance advantage over Cu global interconnects. With further improvements in CNT fabrication technology, we show how CNT bundle-based interconnects can significantly outperform Cu interconnects.
Keywords :
carbon nanotubes; equivalent circuits; integrated circuit interconnections; multiprocessor interconnection networks; nanoelectronics; C; RLC equivalent circuit models; carbon nanotube bundle global interconnects; multi-core chip multiprocessor; propagation delays; system-level environment; ultra-deep submicron technologies; Carbon nanotubes; Clocks; Copper; Crosstalk; Current density; Degradation; Delay; Equivalent circuits; Integrated circuit interconnections; Thermal conductivity; CMP; SoC; carbon nanotubes; chip multiprocessor; on-chip interconnect;
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-0-7695-3506-7
DOI :
10.1109/VLSI.Design.2009.84