DocumentCode :
2366467
Title :
Unified Challenges in Nano-CMOS High-Level Synthesis
Author :
Mohanty, Saraju P.
fYear :
2009
fDate :
5-9 Jan. 2009
Firstpage :
531
Lastpage :
531
Abstract :
The challenges in nano-CMOS circuit design include the following: variability, leakage, power, thermals, reliability, and yield. This talk will focus on interdependent consideration of these challenges during high-level (aka architectural or behavioral) synthesis. The majority of the existing design techniques related to these challenges are at the device or logic level of circuit abstraction and few are at the architectural level, however, the research is full swing in this direction. At the architecture level, there are balanced degrees of freedom to vary design parameters and take fast and correct design decisions at an early phase of the design cycle without propagating the design errors to lower levels of circuit abstraction, where it is costly to correct them. In addition, designing at higher levels of abstraction is an efficient way to cope with complexity, facilitate design verification, and increase design reuse. For maximizing yield of circuit design in the presence of variability the designers can rely on pre- silicon or post-silicon techniques. The pre-silicon techniques are statistical optimization approaches of design phases that use statistical power, leakage, and timing analysis for design space exploration and maximize the parametric yield. A variety of approaches for scheduling, resource sharing, and module selection techniques have been proposed in current literature in this respect. The post-silicon techniques are approaches like adaptive body biasing and adaptive supply voltage which are used to tune the fabricated chips such that the circuit yield can be optimized. This talk will discuss all these techniques proposed in the context of HLS.
Keywords :
CMOS integrated circuits; adaptive body biasing; adaptive supply voltage; nano-CMOS high-level synthesis; post-silicon techniques; pre-silicon techniques; statistical optimization approaches; timing analysis; Circuit synthesis; Design optimization; Error correction; High level synthesis; Logic circuits; Logic design; Logic devices; Silicon; Space exploration; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
ISSN :
1063-9667
Print_ISBN :
978-0-7695-3506-7
Type :
conf
DOI :
10.1109/VLSI.Design.2009.124
Filename :
4749726
Link To Document :
بازگشت