Title :
Efficient diagnosis for multiple intermittent scan chain hold-time faults
Author :
Huang, Yu ; Tseng, Huan-Yung ; Cheng, Wu-Tung ; Huang, Alou ; Hsieh, Cheng-Ju ; Hung, Yu-Ting
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
Abstract :
When VLSI design and process enter the stage of ultra deep submicron (UDSM), process variations, signal integrity (SI) and design integrity (DI) issues can no longer be ignored. These factors introduce some new problems in VLSI design, test and diagnosis, which increase lime-to-market, time-to-volume and cost for silicon debug. Intermittent scan chain hold-time fault is one of such problems we encountered in practice. The fault sites have to be located to speedup silicon debug and improve yield. Recent study of the problem proposed a statistical algorithm to diagnose the faulty scan chains if only one fault per chain. Based on the previous work, in this paper, an efficient diagnosis algorithm is proposed to diagnose faulty scan chains with multiple faults per chain. The presented experimental results on industrial designs show that the proposed algorithm achieves good diagnosis resolution in reasonable time.
Keywords :
VLSI; design for testability; fault simulation; integrated circuit design; integrated circuit testing; logic CAD; logic simulation; logic testing; timing; DFT technique; VLSI design; VLSI test; efficient diagnosis algorithm; faulty scan chains; intermittent scan chain hold-time faults; multiple faults per chain; timing analysis; Circuit faults; Circuit testing; Design automation; Design for testability; Fault diagnosis; Integrated circuit design; Integrated circuit testing; Logic circuit testing; Manufacturing; Process design; Signal design; Signal processing; Silicon; Time to market; Timing; Very large scale integration; Very-large-scale integration;
Conference_Titel :
Test Symposium, 2003. ATS 2003. 12th Asian
Print_ISBN :
0-7695-1951-2
DOI :
10.1109/ATS.2003.1250781