DocumentCode :
2367196
Title :
Reducibility of sequential test generation to combinational test generation for several delay fault models
Author :
Iwagaki, Tsuyoshi ; Ohtake, Satoshi ; Fujiwara, Hideo
Author_Institution :
Graduate Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Kansaj Science City, Japan
fYear :
2003
fDate :
16-19 Nov. 2003
Firstpage :
58
Lastpage :
63
Abstract :
This paper presents a new structure, called discontinuous reconvergence structure (DR-structure), of sequential circuits with easy testability for delay faults. We show that the delay fault test generation problem for sequential circuits with DR-structure can be reduced to that for their time-expansion models, which are combinational circuits. Based on the reducibility, we propose a test generation method for delay faults in sequential circuits with DR-structure. This method can be applied to several delay fault models. By some experiments, we show that the proposed method is effective in the hardware overhead, the test generation time and the fault efficiency.
Keywords :
VLSI; automatic test pattern generation; combinational circuits; design for testability; fault simulation; logic testing; sequential circuits; ATPG; combinational circuits; combinational test generation; delay fault models; discontinuous reconvergence structure; fault efficiency; hardware overhead; reducibility; sequential circuits; sequential test generation; test generation method; time-expansion models; Automatic test pattern generation; Circuit faults; Circuit testing; Combinational circuits; Combinational logic circuits; Delay; Design for testability; Feedback circuits; Hardware; Logic circuit testing; Sequential analysis; Sequential circuits; Sequential logic circuits; Very-large-scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2003. ATS 2003. 12th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1951-2
Type :
conf
DOI :
10.1109/ATS.2003.1250783
Filename :
1250783
Link To Document :
بازگشت