Title :
Accurate stacking effect macro-modeling of leakage power in sub-100 nm circuits
Author :
Yang, Shengqi ; Wolf, Wayne ; Vijaykrishnan, N. ; Xie, Yuan ; Wang, Wenping
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ, USA
Abstract :
An accurate and efficient stacking effect macro-model for leakage power in sub-100 nm circuits is presented in this paper. Leakage power, including subthreshold leakage power and gate leakage power, is becoming more significant compared to dynamic power when technology scaling down below 100 nm. Consequently, fast and accurate leakage power estimation models, which are strongly dependent on precise modeling of the stacking effect on subthreshold leakage and gate leakage, are vital for evaluating optimizations. In this work, making use of the interactions between subthreshold leakage and gate leakage, we focus our attention on analyzing the effects of transistor stacking on gate leakage between the channel and the gate and that between the drain/source and the gate. The contribution of the latter has been largely ignored in prior work, while our work shows that it is an important factor. Based on the stacking effect analysis, we have proposed a new best input vector to reduce the total leakage power; and an efficient and accurate leakage power estimation macro-model which achieves a mean error of 3.1% when compared to HSPICE.
Keywords :
circuit simulation; leakage currents; semiconductor device models; HSPICE; drain/source; dynamic power; gate leakage power; leakage power estimation models; macro-modeling; stacking effect analysis; sub-100 nm circuits; subthreshold leakage power; transistor stacking; Circuits; Delay; Dielectrics; Energy consumption; Gate leakage; Stacking; Subthreshold current; Threshold voltage; Tunneling; Very large scale integration;
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
Print_ISBN :
0-7695-2264-5
DOI :
10.1109/ICVD.2005.41