DocumentCode :
2368150
Title :
SOC test time minimization under multiple constraints
Author :
Pouget, Julien ; Larsson, Erik ; Peng, Zebo
Author_Institution :
Comput. Sci. Dept., Linkopings Universitet, Sweden
fYear :
2003
fDate :
16-19 Nov. 2003
Firstpage :
312
Lastpage :
317
Abstract :
In this paper, we propose an SOC (system-on-chip) test scheduling technique that minimizes the test application time while considering test power limitations and test conflicts. The test power consumption is important to consider since exceeding the system´s power limit might damage the system. Our technique takes also into account test conflicts that are due to cross-core testing (testing of interconnections), unit testing with multiple test sets, hierarchical SOCs where cores are embedded in cores, and the sharing of test access mechanism (TAM). Our technique handles these conflicts as well as precedence constraints, which is the order in which the tests has to be applied. We have implemented our algorithm and performed experiments, which shows the efficiency of our approach.
Keywords :
integrated circuit testing; logic testing; system-on-chip; ATE; BIST; SOC test time minimization; TAM sharing; cross-core testing; hierarchical SOC; interconnection testing; multiple test sets; multiple testing constraints; precedence constraints; system-on-chip; test access mechanism; test application order; test conflicts; test power limitations; test scheduling technique; Algorithm design and analysis; Automatic testing; Energy consumption; Integrated circuit testing; Logic circuit testing; Logic design; Logic testing; Power system interconnection; Scheduling; System testing; System-on-a-chip; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2003. ATS 2003. 12th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1951-2
Type :
conf
DOI :
10.1109/ATS.2003.1250829
Filename :
1250829
Link To Document :
بازگشت