DocumentCode :
2368493
Title :
Designing multiple scan chains for systems-on-chip
Author :
Quasem, Md Saffat ; Gupta, Sandeep
Author_Institution :
Dept. of Electr. Eng., Univ. of Southern California, CA, USA
fYear :
2003
fDate :
16-19 Nov. 2003
Firstpage :
424
Lastpage :
427
Abstract :
We propose a branch-and-bound framework for designing non-reconfigurable multiple scan chains for systems-on-chip to minimize test application time. Multiple scan chain design problem defined in this paper involves (1) partitioning wrapper cells and core internal scan registers into multiple scan chains, and (2) ordering the wrapper cells and the registers in each scan chain. We design multiple scan chains with test application times within a few percentage of the corresponding optimal in practical run-times. We also demonstrate significant improvements in test application times over prior heuristics for designing multiple scan chains.
Keywords :
automatic test pattern generation; built-in self test; integrated circuit testing; system-on-chip; tree searching; branch-and-bound framework; core internal scan registers; multiple scan chains; partitioning wrapper cells; scan-based test; search space reduction; systems-on-chip; test application time; Circuit testing; Clocks; Costs; Integrated circuit testing; Registers; Runtime; Self-testing; System testing; Tree searching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2003. ATS 2003. 12th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1951-2
Type :
conf
DOI :
10.1109/ATS.2003.1250849
Filename :
1250849
Link To Document :
بازگشت