Title :
Crosstalk noise analysis at multiple frequencies
Author :
Shrivastava, Sachin ; Chandrasekar, Sreeram
Author_Institution :
Texas Instruments India Pvt. Ltd., Bangalore, India
Abstract :
In SOC designs, it is common to have multiple clocks with some of them capable of operating at different frequencies. Crosstalk noise analysis uses switching information of nets in the form of timing windows to identify simultaneously switching aggressors. When clock frequencies change, the switching overlap relationship among nets also changes. Hence it is important to perform crosstalk analysis at all frequencies at which the chip may operate. In this paper we propose an approach to perform crosstalk analysis across multiple frequencies concurrently. We first present a method to obtain the worst crosstalk noise across all frequencies for each stage. Then we consider glitch propagation effects and build an efficient approach to analyze for crosstalk failures at all frequencies. We also discuss a method to guarantee functionality for a range of frequencies.
Keywords :
clocks; crosstalk; integrated circuit design; integrated circuit noise; system-on-chip; SOC designs; clock frequency; crosstalk noise analysis; glitch propagation effects; switching aggressors; switching overlap; Clocks; Crosstalk; Failure analysis; Frequency; Information analysis; Instruments; Performance analysis; Power dissipation; System-on-a-chip; Timing;
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
Print_ISBN :
0-7695-2264-5
DOI :
10.1109/ICVD.2005.71