DocumentCode :
2368568
Title :
Crosstalk noise analysis at multiple frequencies
Author :
Shrivastava, Sachin ; Chandrasekar, Sreeram
Author_Institution :
Texas Instruments India Pvt. Ltd., Bangalore, India
fYear :
2005
fDate :
3-7 Jan. 2005
Firstpage :
342
Lastpage :
347
Abstract :
In SOC designs, it is common to have multiple clocks with some of them capable of operating at different frequencies. Crosstalk noise analysis uses switching information of nets in the form of timing windows to identify simultaneously switching aggressors. When clock frequencies change, the switching overlap relationship among nets also changes. Hence it is important to perform crosstalk analysis at all frequencies at which the chip may operate. In this paper we propose an approach to perform crosstalk analysis across multiple frequencies concurrently. We first present a method to obtain the worst crosstalk noise across all frequencies for each stage. Then we consider glitch propagation effects and build an efficient approach to analyze for crosstalk failures at all frequencies. We also discuss a method to guarantee functionality for a range of frequencies.
Keywords :
clocks; crosstalk; integrated circuit design; integrated circuit noise; system-on-chip; SOC designs; clock frequency; crosstalk noise analysis; glitch propagation effects; switching aggressors; switching overlap; Clocks; Crosstalk; Failure analysis; Frequency; Information analysis; Instruments; Performance analysis; Power dissipation; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2264-5
Type :
conf
DOI :
10.1109/ICVD.2005.71
Filename :
1383299
Link To Document :
بازگشت