DocumentCode :
2369013
Title :
Orthogonal circuit visualization improved by merging the placement and routing phases
Author :
Eschbach, Thomas ; Günther, Wolfgang ; Becker, Bernd
Author_Institution :
Inst. for Comput. Sci., Albert-Ludwigs-Univ., Freiburg, Germany
fYear :
2005
fDate :
3-7 Jan. 2005
Firstpage :
433
Lastpage :
438
Abstract :
Visualization of circuits is an important research area in electronic design automation. Locating errors in a large design may require a high-quality graphical representation of a circuit that allows humans to understand it. Usually, drawing a circuit is based on visualizing the corresponding graph or hypergraph structure where nodes are connected by straight lines, and nodes are located in a way that minimizes the crossings of these lines. Then the algorithms re-transform this graph representation back to an orthogonal circuit structure, i. e. it replaces the straight lines by horizontal and vertical lines. In contrast to many other approaches which route all the wiring after placing all nodes we focus on a new approach which dynamically reorders the nodes within the layers to further reduce the number of hyperedge crossings. An efficient algorithm is presented that minimizes the hyperedge crossings. Experimental results are provided which show that the drawings can be improved significantly while the run time remains moderate.
Keywords :
circuit CAD; graph theory; integrated circuit layout; network routing; electronic design automation; graphical representation; hyperedge crossings; hypergraph structure; orthogonal circuit visualization; placement phases; routing phases; Circuit synthesis; Computer errors; Computer science; Debugging; Electronic design automation and methodology; Humans; Merging; Routing; Visualization; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2264-5
Type :
conf
DOI :
10.1109/ICVD.2005.134
Filename :
1383314
Link To Document :
بازگشت