DocumentCode :
2369056
Title :
Efficient pipelined ADCs using integer gain MDACs
Author :
Sharma, Vivek ; Moon, Un-Ku ; Temes, Gabor C.
Author_Institution :
Oregon State Univ., Corvallis
fYear :
2007
fDate :
2-5 July 2007
Firstpage :
1
Lastpage :
4
Abstract :
Power consumption of pipelined ADCs is a strong function of the number of bits resolved per stage, particularly for high-performance ADCs. Despite this, conventional design techniques continue to use interstage gain levels of 2N which leave significant gaps in the design space, limiting the extent of optimization. This paper discusses a design method for arbitrary integer-valued interstage gain which retain all benefits of conventional schemes while optimizing power consumption. To demonstrate the practical benefits, a prototype 16-bit 20 Msps ADC with a target power consumption of 200 mW is designed using the proposed techniques.
Keywords :
analogue-digital conversion; digital-analogue conversion; optimisation; power consumption; arbitrary integer-valued interstage gain; integer gain MDAC; optimization; pipelined ADC; power 200 mW; power consumption; Design methodology; Design optimization; Energy consumption; Parasitic capacitance; Passive networks; Phase noise; Pipelines; Prototypes; Sampling methods; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research in Microelectronics and Electronics Conference, 2007. PRIME 2007. Ph.D.
Conference_Location :
Bordeaux
Print_ISBN :
978-1-4244-1000-2
Electronic_ISBN :
978-1-4244-1001-9
Type :
conf
DOI :
10.1109/RME.2007.4401796
Filename :
4401796
Link To Document :
بازگشت