DocumentCode :
2369127
Title :
Predicting noise and jitter in CMOS inverters
Author :
Figueiredo, Ménica ; Aguiar, Rui L.
Author_Institution :
Univ. de Aveiro, Aveiro
fYear :
2007
fDate :
2-5 July 2007
Firstpage :
21
Lastpage :
24
Abstract :
Jitter in CMOS technologies depend on several physical and design parameters, which are expected to change with scaling. Also, some parameters will have to change (by the introduction of enhancement techniques) in order to meet the desired performance goals for each new generation. The impact of each one of these parameters is here evaluated in order to give some insight on the jitter generation, amplification and coupling phenomena in actual and future designs. The work is based on AMS (0.8 um and 0.35 um) and UMC (180 nm and 130 nm) models for high performance, minimum sized transistors. Also, data from ITRS has been used to predict jitter dependency on the various parameters in deep-submicron CMOS generations.
Keywords :
CMOS digital integrated circuits; carrier mobility; integrated circuit design; integrated circuit noise; invertors; jitter; thermal noise; CMOS inverters characterization; circuit noise prediction; circuit parameters extraction; deep-submicron CMOS generation; digital integrated circuit design; jitter amplification; jitter generation; mobility enhancement techniques; noise amplification; thermal channel noise; CMOS technology; Clocks; Digital circuits; Integrated circuit noise; Inverters; Jitter; MOS devices; Semiconductor device modeling; Telecommunications; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research in Microelectronics and Electronics Conference, 2007. PRIME 2007. Ph.D.
Conference_Location :
Bordeaux
Print_ISBN :
978-1-4244-1000-2
Electronic_ISBN :
978-1-4244-1001-9
Type :
conf
DOI :
10.1109/RME.2007.4401801
Filename :
4401801
Link To Document :
بازگشت