DocumentCode :
2369694
Title :
ISIS: a genetic algorithm based technique for custom on-chip interconnection network synthesis
Author :
Srinivasan, Krishnan ; Chatha, Karam S.
Author_Institution :
Dept. of Comput. Sci. & Eng., Arizona State Univ., Tempe, AZ, USA
fYear :
2005
fDate :
3-7 Jan. 2005
Firstpage :
623
Lastpage :
628
Abstract :
On-chip packet switched interconnection networks (or network-on-chip (NoC)) have been proposed as a solution to the communication challenges of system-on-chip (SoC) design in the nanoscale regime. SoC design offers the opportunity for incorporating custom NoC architectures that are more suitable for a particular application, and do not necessarily conform to regular topologies. This paper presents ISIS, a novel genetic algorithm (GA) based technique for custom NoC synthesis that optimizes both the power consumption and area of the design subject 10 the performance constraints, and generates a custom NoC topology and mapping of the communication traces on the architecture. ISIS solves a multi-objective optimization problem by minimizing a cost function expressed as a linear combination of the cost incurred due to power consumption and area. We present a detailed analysis of the quality of the results and the solution times of the proposed technique by extensive experimentation with realistic benchmarks and comparisons with optimal MILP solutions.
Keywords :
circuit optimisation; genetic algorithms; integrated circuit interconnections; packet switching; power consumption; system-on-chip; ISIS; communication traces; cost function minimization; custom NoC topology; custom on-chip interconnection; genetic algorithm; multiobjective optimization problem; network synthesis; network-on-chip; on-chip packet switched interconnection networks; optimal MILP solutions; performance constraints; power consumption; system-on-chip design; Communication switching; Cost function; Energy consumption; Genetic algorithms; Intersymbol interference; Multiprocessor interconnection networks; Network synthesis; Network-on-a-chip; Packet switching; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2264-5
Type :
conf
DOI :
10.1109/ICVD.2005.113
Filename :
1383343
Link To Document :
بازگشت