Title :
Three-dimensional 4F2 ReRAM cell with CMOS logic compatible process
Author :
Wang, Ching-Hua ; Tsai, Yi-Hung ; Lin, Kai-Chun ; Chang, Meng-Fan ; King, Ya-Chin ; Lin, Chrong-Jung ; Sheu, Shyh-Shyuan ; Chen, Yu-Sheng ; Lee, Heng-Yuan ; Chen, Frederick T. ; Tsai, Ming-Jinn
Author_Institution :
Microelectron. Lab., Nat. Tsing-Hua Univ., Hsinchu, Taiwan
Abstract :
A new three dimensional vertical bipolar junction transistor (BJT) ReRAM cell with CMOS compatible process is reported. A new logic compatible BJT is vertically formed underneath the resistive stacked film of TiN/Ti/HfO2/TiN as a high performance current driver and bit-cell selector. Using a shallow and tiny NLDD to be an emitter connects with ReRAM film as the bitline, a very thin and self-aligned P-pocket implant to be the wordline, and the N-well is the collector of cells. As a result, the new 3D vertical ReRAM cell is very area-saving and efficiently operated by the high gain (β>;50) BJT with a low voltage of 2V for reset and 1.5V for set. By adapting the highly shrinkable 3D BJT current driver in ReRAM, the cell is decoupled with gate length and oxide thickness of logic MOSFETs so that it can be easily scaled down to 4F2 by the lithographic limitation of defining ReRAM film with F2 area.
Keywords :
CMOS logic circuits; random-access storage; 3D BJT current driver; 3D vertical ReRAM cell; CMOS logic compatible process; ReRAM film; bit-cell selector; gate length; high performance current driver; logic MOSFET; logic compatible BJT; oxide thickness; resistive stacked film; three dimensional vertical bipolar junction transistor; voltage 1.5 V; voltage 2 V;
Conference_Titel :
Electron Devices Meeting (IEDM), 2010 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4424-7418-5
Electronic_ISBN :
0163-1918
DOI :
10.1109/IEDM.2010.5703446