DocumentCode :
2371288
Title :
Methods for detection and compensation of alignment errors occurring between a programmable optically reconfigurable gate array and its writer system
Author :
Kubota, Sho ; Watanabe, Manabu
Author_Institution :
Electr. & Electron. Eng., Shizuoka Univ., Hamamatsu, Japan
fYear :
2012
fDate :
25-27 July 2012
Firstpage :
182
Lastpage :
185
Abstract :
Recently, optically reconfigurable gate arrays (ORGAs) consisting of a gate array VLSI, a holographic memory, and a laser array have been developed to achieve a huge virtual gate count that is much larger than those of currently available VLSls. Consequently, ORGAs with more than tera-gate capacity will be realized by exploiting the storage capacity of a holographic memory. However, in contrast to current field-programmable gate arrays (FPGAs), conventional ORGAs have an important shortcoming: alignment errors arise when a programmable ORGA is recorded with a writer system. When programming a programmable ORGA along with alignment errors between the programmable ORGA and its writer system, the reconfiguration speed of the programmable ORGA is decreased. This paper therefore presents a detection and compensation method of alignment errors between a programmable ORGA and a writer system to alleviate that shortcoming.
Keywords :
VLSI; field programmable gate arrays; optical logic; FPGA; ORGA; alignment error compensation; alignment errors; field-programmable gate arrays; gate array VLSI; holographic memory; laser array; optically reconfigurable gate arrays; programmable optically reconfigurable gate array; tera-gate capacity; writer system;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference (NAECON), 2012 IEEE National
Conference_Location :
Dayton, OH
ISSN :
0547-3578
Print_ISBN :
978-1-4673-2791-6
Type :
conf
DOI :
10.1109/NAECON.2012.6531052
Filename :
6531052
Link To Document :
بازگشت