DocumentCode :
2371981
Title :
Design and real time implementation of a radar data extractor
Author :
Magaz, B.
Author_Institution :
Res. & Dev. Center, Algiers
fYear :
2008
fDate :
21-23 May 2008
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we propose a parallel processing architecture, based on two TMS320C44 VME-bus DSP boards, for real time implementation of Cell Averaging and Clutter Map Constant False Alarm Rate (CFAR) detectors, and a data extractor based on a centroidal interpolation of the position of the detected target. The optimal processing speed has been achieved by fully exploiting the capacities of the dasiaC44 processor. The implemented system is well adapted for two dimension radars. The overall processing scheme interconnections and the real time implementation results are presented and discussed.
Keywords :
digital signal processing chips; interpolation; radar signal processing; TMS320C44 VME-bus DSP boards; cell averaging detector; centroidal interpolation; clutter map constant false alarm rate detector; parallel processing architecture; radar data extractor; target detection; Azimuth; Data mining; Detectors; Digital signal processing; Parallel processing; Radar clutter; Radar detection; Radar signal processing; Radar tracking; Target tracking; CFAR; Extractor; Implementation; TMS320C44;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radar Symposium, 2008 International
Conference_Location :
Wroclaw
Print_ISBN :
978-83-7207-757-8
Type :
conf
DOI :
10.1109/IRS.2008.4585783
Filename :
4585783
Link To Document :
بازگشت