DocumentCode :
2373684
Title :
Spur reduction techniques in direct digital synthesizers
Author :
Reinhardt, Victor S.
Author_Institution :
Hughes Space & Commun. Co., Los Angeles, CA, USA
fYear :
1993
fDate :
2-4 Jun 1993
Firstpage :
230
Lastpage :
241
Abstract :
Spur reduction techniques used in direct digital synthesizers (DDSs) or numerically controlled oscillators (NCOs) are reviewed. First, the classification and operation of conventional DDSs are reviewed. The pulse output DDS, the sine output DDS, the fractional divider, and the phase interpolation DDS are considered. It is shown that DDSs produce spurs as well as the desired output frequency due to the aliasing of harmonic imperfections in the generated waveform. Next, spur reduction techniques which reduce spurs by destroying the coherence of the aliasing process are discussed. Architectures described are the spurless fractional divider, the Wheatley jitter injection DDS, the randomized DAC (digital-to-analog) DDS, and the nonuniform clock DDS. The spur reduction and phase jitter properties of each architecture are also discussed
Keywords :
circuit noise; direct digital synthesis; dividing circuits; frequency synthesizers; jitter; Wheatley jitter injection DDS; aliasing process coherence; digital to analogue converter; direct digital synthesizers; fractional divider; harmonic imperfections; nonuniform clock DDS; numerically controlled oscillators; output frequency; phase interpolation DDS; pulse output DDS; randomised DAC DDS; sine output DDS; spur reduction techniques; Clocks; Coherence; Communication system control; Filtering; Frequency synthesizers; Interpolation; Jitter; Oscillators; Table lookup; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Frequency Control Symposium, 1993. 47th., Proceedings of the 1993 IEEE International
Conference_Location :
Salt Lake City, UT
Print_ISBN :
0-7803-0905-7
Type :
conf
DOI :
10.1109/FREQ.1993.367401
Filename :
367401
Link To Document :
بازگشت