DocumentCode :
2373736
Title :
Real-Time Stereo Vision Processing System in a FPGA
Author :
Cuadrado, Carlos ; Zuloaga, Aitzol ; Martin, Jose L. ; Lazaro, J. ; Jimenez, Jaime
Author_Institution :
Dept. of Electron. & Telecommun., Basque Country Univ., Bilbao
fYear :
2006
fDate :
6-10 Nov. 2006
Firstpage :
3455
Lastpage :
3460
Abstract :
This paper describes a reconfigurable digital architecture to compute dense disparity maps at video-rate for stereo vision. The processor architecture is described in synthetizable VHDL and, by means of the reconfigurability, the hardware requirements are optimized for different image resolutions and matching scenarios. The configurable description of a stereo processor provides the entity to design stereo matching systems, implementing by incremental design multi-baseline or multi-scale stereo vision algorithms. We show the results of the synthesis and its implementation cost in logic elements and time delays. The synthesis results have been implemented in a practical prototype
Keywords :
field programmable gate arrays; hardware description languages; image matching; image resolution; reconfigurable architectures; stereo image processing; FPGA; image resolutions; matching scenarios; multiscale stereo vision algorithms; real-time stereo vision processing system; reconfigurable digital architecture; synthetizable VHDL; Algorithm design and analysis; Computer architecture; Computer vision; Costs; Field programmable gate arrays; Hardware; Image resolution; Real time systems; Reconfigurable logic; Stereo vision;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IEEE Industrial Electronics, IECON 2006 - 32nd Annual Conference on
Conference_Location :
Paris
ISSN :
1553-572X
Print_ISBN :
1-4244-0390-1
Type :
conf
DOI :
10.1109/IECON.2006.347755
Filename :
4153484
Link To Document :
بازگشت