DocumentCode :
2374014
Title :
A silicon compiler for fault-tolerant ROMs
Author :
Gupta, Anurag ; Chakraborty, Kanad ; Mazumder, Pinaki
Author_Institution :
Intel Corp., Santa Clara, CA, USA
fYear :
1998
fDate :
2-4 Nov 1998
Firstpage :
270
Lastpage :
275
Abstract :
This paper describes a new CAD tool, FTROM-Fault-Tolerant ROM-compiler, for synthesizing fault-tolerant ROM modules with flexible, user-specified geometry and CMOS design-rule parameters. It employs a novel fault-tolerant design approach that produces negligible access delay penalty and silicon area overhead. FTROM reduces the design turnaround time and the BIST and BISR circuitry incorporated eliminate the high cost of external testing of commodity ROMs. Such circuits are also very useful for on-chip ROM macrocells used in high-density microprocessors and ASICs, since the I/O pins of such macrocells are extremely difficult to control and observe
Keywords :
CMOS logic circuits; built-in self test; circuit layout CAD; delays; fault tolerance; integrated circuit layout; read-only storage; BISR circuitry; BIST circuitry; CAD tool; CMOS design-rule parameters; FTROM; I/O pins; access delay penalty; area overhead; commodity ROMs; design turnaround time; external testing; fault-tolerant ROMs; high-density microprocessors; on-chip ROM macrocells; silicon compiler; user-specified geometry; Built-in self-test; Circuit synthesis; Circuit testing; Delay; Design automation; Fault tolerance; Geometry; Macrocell networks; Read only memory; Silicon compiler;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1998. Proceedings., 1998 IEEE International Symposium on
Conference_Location :
Austin, TX
ISSN :
1550-5774
Print_ISBN :
0-8186-8832-7
Type :
conf
DOI :
10.1109/DFTVS.1998.732175
Filename :
732175
Link To Document :
بازگشت