DocumentCode :
2375967
Title :
A 40-Gb/s transceiver in 0.13-μm CMOS technology
Author :
Kim, Jeong-Kyoum ; Kim, Jaeha ; Kim, Gyudong ; Chi, Hankyu ; Jeong, Deog-Kyoon
Author_Institution :
Seoul Nat. Univ., Seoul
fYear :
2008
fDate :
18-20 June 2008
Firstpage :
196
Lastpage :
197
Abstract :
A fully integrated 40-Gb/s transceiver is implemented in a 0.13-mum CMOS technology. This paper describes the challenges in designing a 20-GHz input sampler, a 20-GHz quadrature LC-VCO, a 20-GHz bang-bang phase detector, and a 40-Gb/s equalizer. The transceiver occupies 1.7 times 2.9 mm2 and dissipates 3.6 W from a 1.45-V supply. With the equalizer on, the transmit jitter of the 39-Gb/s 215-1 PRBS data is 1.85 psrms over a wire-bonded plastic ball grid array (PBGA) package, an 8-mm RO-4350B PCB trace, an on-board 2.4-mm connector, and a 1 m-long 2.4-mm coaxial cable, while the recovered clock jitter is 1.77 psrms. The measured BER is < 10-14.
Keywords :
CMOS integrated circuits; ball grid arrays; equalisers; lead bonding; microwave oscillators; phase detectors; plastic packaging; transceivers; voltage-controlled oscillators; CMOS technology; LC-VCO; PBGA package; bang-bang phase detector; bit rate 40 Gbit/s; equalizer; frequency 20 GHz; plastic ball grid array package; power 3.6 W; size 0.13 mum; size 2.4 mm; transceiver; voltage 1.45 V; voltage controlled oscillators; wire bonding; CMOS technology; Coaxial cables; Connectors; Detectors; Electronics packaging; Equalizers; Jitter; Phase detection; Plastic packaging; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2008 IEEE Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-1804-6
Electronic_ISBN :
978-1-4244-1805-3
Type :
conf
DOI :
10.1109/VLSIC.2008.4586004
Filename :
4586004
Link To Document :
بازگشت