DocumentCode :
2376351
Title :
Statistical Power Estimation for IP-Based Design
Author :
Durrani, Yaseer A. ; Riesgo, Teresa
Author_Institution :
Div. de Ingenieria Electron., Univ. Politecnica de Madrid
fYear :
2006
fDate :
6-10 Nov. 2006
Firstpage :
4935
Lastpage :
4939
Abstract :
In this work, we present a power macromodeling technique for register transfer level model of digital circuits. This technique is applied to the statistical knowledge of the primary inputs/outputs of the intellectual property (IP) components. During power estimation procedure, the sequence of an input stream is generated using input metrics and the macromodel function is used to construct a set of functions that maps the input metrics of a macro-block to its output metrics. Monte Carlo zero delay simulation is performed and power dissipation is predicted by a power macromodel function. In experiments with the IP blocks, the results are effective and highly correlated, with an average error of 1.84%. Our model provides accurate power estimation
Keywords :
Monte Carlo methods; digital circuits; industrial property; statistical analysis; Monte Carlo zero delay simulation; digital circuits; intellectual property components; power dissipation; power macromodeling technique; register transfer level model; statistical power estimation; Circuit simulation; Digital circuits; Intellectual property; Interpolation; Power dissipation; Power generation; Silicon compounds; Statistics; Table lookup; Tin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IEEE Industrial Electronics, IECON 2006 - 32nd Annual Conference on
Conference_Location :
Paris
ISSN :
1553-572X
Print_ISBN :
1-4244-0390-1
Type :
conf
DOI :
10.1109/IECON.2006.348026
Filename :
4153618
Link To Document :
بازگشت