DocumentCode :
2376696
Title :
IEEE 1149.1-compliant access architecture for multiple core debug on digital system chips
Author :
Vermeulen, Bart ; Waayers, Tom ; Bakker, Sjaak
Author_Institution :
Philips Res. Labs., Eindhoven, Netherlands
fYear :
2002
fDate :
2002
Firstpage :
55
Lastpage :
63
Abstract :
To enable the efficient use of debug functionality on a core-based system chip, existing core-level debug interfaces need to be re-used in one, well-defined debug architectures at chip-level. This paper describes a chip-level architecture for controlling multiple IEEE 1149.1 compliant debug interfaces on a single system chip. The presented architecture is not only fully compliant with IEEE 1149.1 with regard to the chip-level debug and boundary scan hardware, but also as to whether or not the bypass multiplexer is activated. Chip-level TAP support is also presented to allow multiple debugger tools to control debug operations in multiple heterogeneous cores via this architecture. As an experiment, the proposed architecture is mapped on an FPGA to verify concurrent debug of multiple cores.
Keywords :
IEEE standards; VLSI; automatic testing; boundary scan testing; digital integrated circuits; integrated circuit testing; logic testing; system-on-chip; IEEE 1149.1 compliant debug interfaces; IEEE 1149.1-compliant access architecture; boundary scan hardware; bypass multiplexer activation; chip-level TAP support; chip-level architecture; core-based system chip; debug functionality; digital system chips; multiple core debug; multiple heterogeneous cores; Computer architecture; Control systems; Debugging; Digital systems; Field programmable gate arrays; Hardware; Laboratories; Logic testing; Manufacturing; Multiplexing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2002. Proceedings. International
ISSN :
1089-3539
Print_ISBN :
0-7803-7542-4
Type :
conf
DOI :
10.1109/TEST.2002.1041745
Filename :
1041745
Link To Document :
بازگشت