DocumentCode :
2376899
Title :
DFT techniques for wafer-level at-speed testing of high-speed SRAMs
Author :
Hirabayashi, O. ; Suzuki, A. ; Yabe, T. ; Kawasumi, A. ; Takeyama, Y. ; Kushida, K. ; Tohata, A. ; Otsuka, N.
Author_Institution :
Semicond. Co., Toshiba Corp., Yokohama, Japan
fYear :
2002
fDate :
2002
Firstpage :
164
Lastpage :
169
Abstract :
Design-for-test (DFT) techniques for acquiring at-speed function fail bit maps with conventional wafer test equipment are proposed. The SRAM core is operated with a high frequency clock generated by a gain-suppressed VCO which can reduce clock jitter. The data are output with a data out strobe control circuit synchronizing with an external low frequency clock. Using these techniques, the SRAM chip appears to be operating with a low frequency tester clock while the SRAM core is operated with a high frequency internal clock. Therefore, a fail bit map at high frequency operation can be obtained with conventional wafer test equipment. The at-speed test with fail bit map acquisition allows slow bit cell replacement to spare cell or chip-by-chip internal timing optimization with fuse-blowing. It results in a drastic reduction in test cost and performance yield improvement.
Keywords :
SRAM chips; circuit optimisation; clocks; design for testability; fault location; high-speed integrated circuits; integrated circuit economics; integrated circuit reliability; integrated circuit testing; integrated circuit yield; synchronisation; timing jitter; voltage-controlled oscillators; DFT; HF internal clock; at-speed function fail bit maps; chip-by-chip internal timing optimization; clock jitter reduction; data out strobe control circuits; design-for-test techniques; external low frequency clock synchronization; fail bit map acquisition; fuse-blowing; gain-suppressed VCO clock generation; high frequency clock operated SRAM cores; high-speed SRAM wafer-level at-speed testing; performance yield improvement; slow bit cell replacement; spare cell replacement; test cost reduction; wafer test equipment; Circuits; Clocks; Design for testability; Frequency synchronization; Jitter; Random access memory; SRAM chips; Test equipment; Testing; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2002. Proceedings. International
ISSN :
1089-3539
Print_ISBN :
0-7803-7542-4
Type :
conf
DOI :
10.1109/TEST.2002.1041757
Filename :
1041757
Link To Document :
بازگشت