DocumentCode :
2377562
Title :
On-line testing of multi-source noise-induced errors on the interconnects and buses of system-on-chips
Author :
Zhao, Yi ; Chen, Li ; Dey, Sujit
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, San Diego, CA, USA
fYear :
2002
fDate :
2002
Firstpage :
491
Lastpage :
499
Abstract :
With processors and system-on-chips using nano-meter technologies, several design and test efforts have been recently developed to eliminate and test for many emerging DSM (deep sub-micron) noise effects. In this paper, we show the emergence of multi-source noise effects, where multiple DSM noise sources combine to produce functional and timing errors even when each separate noise source itself does not. We show the dynamic nature of multi-source noise, and the need for on-line testing to detect such noise errors. We propose a double-sampling data checking based low-cost on-line error detection circuit to test for such noise effects in on-chip buses. Based on the proposed circuit, an effective and efficient testing methodology has been developed to facilitate online testing for generic on-chip buses. The applicability of this methodology is demonstrated through embedding the on-line detection circuit in a bus design. The validated design shows the effectiveness of the proposed testing methodology for multi-source noise-induced errors in global interconnects and buses.
Keywords :
SPICE; circuit simulation; error detection; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; integrated circuit noise; integrated circuit reliability; integrated circuit testing; logic CAD; logic simulation; system buses; system-on-chip; timing; EM noise effects; HSPICE simulation; SOC interconnects/buses; SOC on-line testing; circuit reliability; deep sub-micron noise effect elimination; double-sampling data checking based low-cost on-line error detection circuits; functional/timing errors; generic on-chip buses; global interconnects/buses; microprocessors; multi-source noise dynamic nature; multi-source noise-induced errors; multiple noise source combination; nano-meter technologies; system-on-chip; Circuit noise; Circuit testing; Crosstalk; Integrated circuit interconnections; Integrated circuit noise; Logic testing; Noise reduction; Power system interconnection; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2002. Proceedings. International
ISSN :
1089-3539
Print_ISBN :
0-7803-7542-4
Type :
conf
DOI :
10.1109/TEST.2002.1041799
Filename :
1041799
Link To Document :
بازگشت