Title :
Scan-based transition fault testing - implementation and low cost test challenges
Author :
Saxena, Jayashree ; Butler, Kenneth M. ; Gatt, John ; Raghuraman, R. ; Kumar, Sudheendra Phani ; Basu, Supatra ; Campbell, David J. ; Berech, John
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
Abstract :
The semiconductor industry as a whole is growing increasingly concerned about the possible presence of delay-inducing defects. There exist structured test generation and application techniques which can detect them, but there are many practical issues associated with their use. These problems are particularly acute when using low cost test equipment. In this paper, we describe an overall approach for implementing scan-based delay testing with emphasis on low-cost test.
Keywords :
delays; fault diagnosis; integrated circuit reliability; integrated circuit testing; test equipment; timing; delay-inducing defects; low cost test equipment; scan-based delay testing; scan-based transition fault testing; semiconductor industry; structured generation techniques; structured test application techniques; test cost; test implementation; Automatic testing; Circuit faults; Circuit testing; Clocks; Costs; Delay; Electronics industry; Logic testing; Semiconductor device testing; Test equipment;
Conference_Titel :
Test Conference, 2002. Proceedings. International
Print_ISBN :
0-7803-7542-4
DOI :
10.1109/TEST.2002.1041869