DocumentCode :
2378705
Title :
Scan-based transition fault testing - implementation and low cost test challenges
Author :
Saxena, Jayashree ; Butler, Kenneth M. ; Gatt, John ; Raghuraman, R. ; Kumar, Sudheendra Phani ; Basu, Supatra ; Campbell, David J. ; Berech, John
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
fYear :
2002
fDate :
2002
Firstpage :
1120
Lastpage :
1129
Abstract :
The semiconductor industry as a whole is growing increasingly concerned about the possible presence of delay-inducing defects. There exist structured test generation and application techniques which can detect them, but there are many practical issues associated with their use. These problems are particularly acute when using low cost test equipment. In this paper, we describe an overall approach for implementing scan-based delay testing with emphasis on low-cost test.
Keywords :
delays; fault diagnosis; integrated circuit reliability; integrated circuit testing; test equipment; timing; delay-inducing defects; low cost test equipment; scan-based delay testing; scan-based transition fault testing; semiconductor industry; structured generation techniques; structured test application techniques; test cost; test implementation; Automatic testing; Circuit faults; Circuit testing; Clocks; Costs; Delay; Electronics industry; Logic testing; Semiconductor device testing; Test equipment;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2002. Proceedings. International
ISSN :
1089-3539
Print_ISBN :
0-7803-7542-4
Type :
conf
DOI :
10.1109/TEST.2002.1041869
Filename :
1041869
Link To Document :
بازگشت