DocumentCode :
237893
Title :
Novel design technique of address Decoder for SRAM
Author :
Mishra, Akhilesh Kumar ; Acharya, Debiprasad Priyabrata ; Patra, Pradip Kumar
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Rourkela, India
fYear :
2014
fDate :
8-10 May 2014
Firstpage :
1032
Lastpage :
1035
Abstract :
Address Decoder is an important digital block in SRAM which takes up to half of the total chip access time and significant part of the total SRAM power in normal read/write cycle. To design address decoder need to consider two objectives, first choosing the optimal circuit technique and second sizing of their transistors. Novel address decoder circuit is presented and analysed in this paper. Address decoder using NAND-NOR alternate stages with predecoder and replica inverter chain circuit is proposed and compared with traditional and universal block architecture, using 90nm CMOS technology. Delay and power dissipation in proposed decoder is 60.49% and 52.54% of traditional and 82.35% and 73.80% of universal block architecture respectively.
Keywords :
CMOS integrated circuits; NAND circuits; NOR circuits; SRAM chips; decoding; power aware computing; CMOS technology; NAND-NOR alternate stages; address decoder design technique; digital block; optimal circuit technique; power dissipation; predecoder; read-write cycle; replica inverter chain circuit; total SRAM power; total chip access time; transistor sizing; universal block architecture; CMOS integrated circuits; CMOS technology; Decoding; Inverters; Logic gates; Random access memory; Address Decoder; Cache memory; SRAM architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Control and Computing Technologies (ICACCCT), 2014 International Conference on
Conference_Location :
Ramanathapuram
Print_ISBN :
978-1-4799-3913-8
Type :
conf
DOI :
10.1109/ICACCCT.2014.7019253
Filename :
7019253
Link To Document :
بازگشت