DocumentCode :
2379281
Title :
Characterization and design of sequential circuit elements to combat soft error
Author :
Abrishami, Hamed ; Hatami, Safar ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng., Univ. of Southern California, Los Angeles, CA
fYear :
2008
fDate :
12-15 Oct. 2008
Firstpage :
194
Lastpage :
199
Abstract :
This paper performs analysis and design of latches and flip-flops while considering the effect of event upsets caused by energetic particle hits. First it is shown that the conventional analysis of this effect in sequential circuit elements (SCEs) tends to underestimate the threat posed by such events. More precisely, there exists a timing window close to the triggering edge of the clock during which a SCE is more vulnerable to the particle hit. This phenomenon has been ignored by previous work, resulting in false negatives. Next the paper explains how to size transistors of a familiar SCE i.e., a clocked CMOS latch, to make it more robust to such events. Experimental results to validate the characterization and transistor sizing steps are provided and discussed.
Keywords :
CMOS logic circuits; flip-flops; logic design; sequential circuits; clocked CMOS latch; flip-flops design; sequential circuit elements design; soft error; Capacitance; Clocks; Flip-flops; Latches; Logic; Radiation hardening; Sequential circuits; Single event upset; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2008. ICCD 2008. IEEE International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-2657-7
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2008.4751861
Filename :
4751861
Link To Document :
بازگشت