DocumentCode :
2379351
Title :
Dynamic test scheduling for analog circuits for improved test quality
Author :
Yilmaz, Ender ; Ozev, Sule
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ
fYear :
2008
fDate :
12-15 Oct. 2008
Firstpage :
227
Lastpage :
233
Abstract :
In this paper, we present an innovative test scheduling method to improve test quality and/or reduce test time for analog circuits. Our dynamic test scheduling approach predicts the fail probability of unmeasured specifications with the aim of passing statistically well-behaved chips early on so as to devote more resources to marginal devices. Results show that for a gain controlled LNA circuit, with 48 specification parameters, it is possible to achieve 67% improvement in test quality for the same test time or 19.2% test time reduction with the same test quality compared to the widely used set cover method.
Keywords :
analogue circuits; electron device testing; analog circuits; gain controlled LNA circuit; passing statistically well-behaved chips; test time reduction; Analog circuits; Circuit testing; Costs; Dynamic scheduling; Job shop scheduling; Probability; Production; Radio frequency; Semiconductor device measurement; Statistical analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2008. ICCD 2008. IEEE International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-2657-7
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2008.4751866
Filename :
4751866
Link To Document :
بازگشت