DocumentCode :
2379898
Title :
Neuromorphic building blocks for adaptable cortical feature maps
Author :
Markan, C.M. ; Gupta, Priti
Author_Institution :
Department of Physics & Computer Science Dayalbagh Educational Institute (Deemed University) Dayalbagh, Agra - 282005, India
fYear :
2007
fDate :
15-17 Oct. 2007
Firstpage :
7
Lastpage :
12
Abstract :
‘Time-staggered Winner-Take-All’ is a novel CMOS analog circuit that computes ‘sum of weighted inputs” implemented as floating gate pFET ‘synapse’[ 11]. Feedback circuit of the cell exploits adaptation dynamics of floating gate FETs refining its weights in response to stimulation by patterned inputs distributed over time. This paper discusses the application of ‘ts-WTA’ cell as a core learning circuit in designing adaptive neuromorphic feature selective cells for a variety of visual cortical features such as ocular dominance, orientation selectivity etc. An array of these is-WTA cells when embedded on an RC network exhibits reaction-diffusion type clustering based on feature selective response. The cell’s adaptive behavior resembles Stent’s physiological variant of competitive Hebb learning [21] and hence has potential to act as a building block in design of adaptable feature maps in different cortices.
Keywords :
Neuromorphics; Very large scale integration; Feature maps; Floating Gate pFET; Ocular dominance; Orientation selectivity.; WTA; competitive learning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2007. VLSI - SoC 2007. IFIP International Conference on
Conference_Location :
Atlanta, GA, USA
Print_ISBN :
978-1-4244-1710-0
Electronic_ISBN :
978-1-4244-1710-0
Type :
conf
DOI :
10.1109/VLSISOC.2007.4402464
Filename :
4402464
Link To Document :
بازگشت