DocumentCode :
2380070
Title :
VLSI models of network-on-chip interconnect
Author :
Serpanos, Dimitrios N. ; Wolf, Wayne
Author_Institution :
Dept. of Electrical & Computer Engineering, University of Patras, Greece
fYear :
2007
fDate :
15-17 Oct. 2007
Firstpage :
72
Lastpage :
77
Abstract :
We use VLSI circuit models to analyze the relative delay of interconnect subsystems for networks-on-chips (NoCs). Most work in NoCs has selected a network topology based on higher-level performance models, such as packet delay. Our model parameterizes the interconnect subsystem size by N, the number of IP cores (processors, memories, etc.) to be connected. This paper analyzes busses, crossbars, and some multi-stage networks. We compare the delay required transfer a specific amount of information (bits) between two cores. Considering the data transfer parallelism in crossbars, we make 2 different comparisons: (i) transfer between 2 devices, and (ii) parallel transfers between all devices.
Keywords :
Buffer storage; Computer networks; Delay; Integrated circuit interconnections; Multiprocessor interconnection networks; Network topology; Network-on-a-chip; Switches; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2007. VLSI - SoC 2007. IFIP International Conference on
Conference_Location :
Atlanta, GA, USA
Print_ISBN :
978-1-4244-1710-0
Electronic_ISBN :
978-1-4244-1710-0
Type :
conf
DOI :
10.1109/VLSISOC.2007.4402475
Filename :
4402475
Link To Document :
بازگشت