DocumentCode :
2380075
Title :
Timing analysis considering IR drop waveforms in power gating designs
Author :
Shih-Hung Weng ; Yu-Min Kuo ; Shih-Chieh Chang ; Marek-Sadowska, M.
Author_Institution :
Dept. of CS, Nat. Tsing Hua Univ., Hsinchu
fYear :
2008
fDate :
12-15 Oct. 2008
Firstpage :
532
Lastpage :
537
Abstract :
IR drop noise has become a critical issue in advanced process technologies. Traditionally, timing analysis in which the IR drop noise is considered assumes a worst-case IR drop for each gate; however, using this assumption provides unduly pessimistic results. In this paper, we describe a timing analysis approach for power gating designs. To improve the accuracy of the gate delay calculation we determine the virtual voltage level by taking into account the IR drop waveforms across the sleep transistors. These can be obtained efficiently using a linear programming approach. Our experimental results are very promising.
Keywords :
VLSI; integrated circuit design; integrated circuit noise; linear programming; timing; IR drop noise; IR drop waveforms; VLSI design process; gate delay calculation; linear programming approach; power gating designs; sleep transistors; timing analysis; virtual voltage level; Circuit noise; Circuit simulation; Delay estimation; Linear programming; Power grids; Propagation delay; Timing; Upper bound; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2008. ICCD 2008. IEEE International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-2657-7
Type :
conf
DOI :
10.1109/ICCD.2008.4751912
Filename :
4751912
Link To Document :
بازگشت