DocumentCode :
2380087
Title :
High Performance FDSOI MOSFETs and TFETs Using SiGe Channels and Raised Source and Drain
Author :
Le Royer, C. ; Villalon, A. ; Cooper, D. ; Andrieu, F. ; Hartmann, J. -M ; Perreau, P. ; Prévitali, B.
Author_Institution :
LETI, CEA, Grenoble, France
fYear :
2012
fDate :
4-6 June 2012
Firstpage :
1
Lastpage :
2
Abstract :
The interest of the Dual Channel CMOS integration scheme, which features SiGe channels for p-type and Si channels n-type MOSFETs, has conclusively been demonstrated for bulk, FinFET and FDSOI structures. This approach enables to maximize the carriers mobility (μe,Si & μh,SiGe) and obtain low threshold voltages Vth,p with a single gate stack (because of the SiGe/Si valence band offset). Figure 1 shows a successful integration of sSOI nFETs with cSi0.6Ge0.4/s SOI pFETs. The Dual Channel was obtained thanks to a SiO2 hard mask and selective epitaxy. Specifically, after a <;<;HF-last>;>; wet cleaning and a (800°C, 2 min) H2 bake, Sicap/cSiGe stacks with various Ge contents (20%, 40% and 60%) were selectively grown at 20 Torr thanks to a chlorinated chemistry in the pFET active regions (nFET regions covered by SiO2 at this stage). SiGe growth temperatures were reduced from 650°C (xGe=20%) down to 550°C (xGe=40% and 60%) and a dedicated Si capping procedure used in order to minimize surface roughening. The threshold voltages of cSiGe/(s)SOI pMOSFETs are shifted compared to SOI references (+400 to +500mV, due to the SiGe valence band offset, interface states Dit and possible fixed charges Qf in the gate stack). This Vth,p adjustment at a low value (Vth,p≈-0.2V) contributes to an ID boost with cSiGe/(s)SOI compared to SOI. However, the thick channel stacks (~19nm) leads here to large Short Channel Effects (SCE) and Drain Induced Barrier Lowering. Long channel sSOI nFETs feature a +106% increase in electron mobility compared to SOI at Eeff=0.6 MV/cm. The hole mobility gain at 0.6MV/cm increases with the Ge content, up to +92% for cSi0.6Ge0.4/SOI (Figure 2). The extracted low-field mobility μ0 is degraded as the gate shrinked (20nm) for all types o- channels, all the more so for SiGe channels (the enhancement w.r.t. SOI drops to 0-30% only). This suggests a relaxation of the strain, which is confirmed by Dark Field Electron Holography (Figure 3) and Nano-Beam Eelectron Diffraction. This relaxation is partially due to the Si Raised Source and Drain (RSD) process used here.
Keywords :
Ge-Si alloys; MOSFET; electron diffraction; electron mobility; elemental semiconductors; hole mobility; silicon; silicon-on-insulator; surface roughness; FDSOI structures; FinFET; RSD process; SOI nFET; SOI pFET; Si; SiGe; TFET; carrier mobility; dark field electron holography; drain induced barrier lowering; dual channel CMOS integration scheme; electron mobility; extracted low-field mobility; hard mask; high performance FDSOI MOSFET; hole mobility gain; long channel SOI nFET; low threshold voltages; n-type MOSFET; nanobeam e-electron diffraction; p-type MOSFET; pressure 20 torr; raised source-drain process; selective epitaxy; short channel effects; single gate stack; surface roughness; temperature 650 degC to 550 degC; temperature 800 degC; time 2 min; valence band offset; voltage 400 mV to 500 mV; wet cleaning; CMOS integrated circuits; Logic gates; MOSFETs; Silicon; Silicon germanium; Strain; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Silicon-Germanium Technology and Device Meeting (ISTDM), 2012 International
Conference_Location :
Berkeley, CA
Print_ISBN :
978-1-4577-1864-9
Electronic_ISBN :
978-1-4577-1863-2
Type :
conf
DOI :
10.1109/ISTDM.2012.6222480
Filename :
6222480
Link To Document :
بازگشت