Title :
ECO-Map: Technology remapping for post-mask ECO using simulated annealing
Author :
Modi, N.A. ; Marek-Sadowska, M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, Santa Barbara, CA
Abstract :
With transistor mask costs soaring and the delays associated with full design re-spins escalating, post-mask Engineering Change Orders (ECOs) - design changes after the masks have been prepared - are increasingly carried out by keeping transistor masks intact and revising only the metal masks. In this paper, we propose a novel design flow for achieving technology remapping for post-mask ECOs. In contrast to conventional technology mapping and placement algorithms that have no notion of the quantity for each gate type and the location of placed spare/recycled cells, our flow ECO-Map provides an ideal scalable framework for achieving global optimization in a post-mask ECO scenario. Given the changed logic due to a functional ECO and a limited number of placed spare/recycled cells, ECO-Map finds a resource-feasible Boolean cover and optimally fits the changed logic into the available resources. This ensures minimal perturbation of the existing solution and keeps transistor masks intact, thus reducing non-recurring engineering (NRE) costs. Experiments performed on MCNC benchmarks show the effectiveness of our approach.
Keywords :
Boolean functions; VLSI; integrated circuit design; masks; simulated annealing; Boolean cover; ECO-Map; VLSI; engineering change orders; metal masks; simulated annealing; spare-recycled cells; technology remapping; transistor mask; Algorithm design and analysis; Application specific integrated circuits; Computational modeling; Computer simulation; Costs; Delay; Design engineering; Heuristic algorithms; Logic; Simulated annealing;
Conference_Titel :
Computer Design, 2008. ICCD 2008. IEEE International Conference on
Conference_Location :
Lake Tahoe, CA
Print_ISBN :
978-1-4244-2657-7
DOI :
10.1109/ICCD.2008.4751930