DocumentCode :
2382270
Title :
Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling
Author :
Khalid, Usman ; Anwer, Jahanzeb ; Singh, Narinderjit ; Hamid, Nor H. ; Asirvadam, Vijanth S.
Author_Institution :
Electr. & Electron. Eng. Dept., Univ. Teknol. Petronas, Tronoh, Malaysia
fYear :
2010
fDate :
13-14 Dec. 2010
Firstpage :
348
Lastpage :
351
Abstract :
The reliability of digital circuits is in question since the new scaled transistor technologies continue to emerge. The major factor deteriorating the circuit performance is the random and dynamic nature of errors encountered during its operation. Output-error probability is the direct measure of circuit´s reliability. Bayesian networks error modeling is the approach used to compute error probability of digital circuits. In our paper, we have used this technique to compute and analyze the output error probability of LGSynth´s C17 benchmark circuit. The simulations are based on MATLAB and show important relationships among output-error probability, execution time and number of priors involved in the analysis.
Keywords :
circuit reliability; error statistics; Bayesian network error modeling; C17 benchmark circuit; MATLAB; digital circuit reliability; execution time; output error probability; output-error probability; Bayesian networks; junction tree; output error probability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research and Development (SCOReD), 2010 IEEE Student Conference on
Conference_Location :
Putrajaya
Print_ISBN :
978-1-4244-8647-2
Type :
conf
DOI :
10.1109/SCORED.2010.5704037
Filename :
5704037
Link To Document :
بازگشت