DocumentCode :
2385632
Title :
Test structures to quantify contact placement-impacted drain current variations
Author :
Topaloglu, R.O. ; Zhi-Yuan Wu ; Icel, A.B.
Author_Institution :
GLOBALFOUNDRIES, Sunnyvale, CA, USA
fYear :
2010
fDate :
22-25 March 2010
Firstpage :
188
Lastpage :
191
Abstract :
The difference in the number of contacts across different transistors and standard cells results in current variations across the channel. In this work, we present test structures to target this effect and characterize and quantify the impact on 45 nm SOI silicon. After comparing the impact of contact resistance between 65 nm and 45 nm silicon, we provide and analyze our 45 nm test structure results and provide a means to extract mean contact resistance from our test structures. We observe that impact due to contact resistance can be up to 10% for 45 nm, while it could have been of less importance (less than 4%) for 65 nm technology. Such test structures and methodology help us provide intrinsic device models in 45 nm without inaccuracies or resistive double counting that may be introduced due to placement-impacted contact resistance variations.
Keywords :
contact resistance; silicon-on-insulator; transistors; SOI silicon; contact placement-impacted drain current variation; contact resistance; size 45 nm; size 65 nm; transistor; Contact resistance; Copper; Electrical resistance measurement; MOSFET circuits; Microelectronics; Routing; Semiconductor device modeling; Silicon; Testing; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures (ICMTS), 2010 IEEE International Conference on
Conference_Location :
Hiroshima
Print_ISBN :
978-1-4244-6912-3
Electronic_ISBN :
978-1-4244-6914-7
Type :
conf
DOI :
10.1109/ICMTS.2010.5466822
Filename :
5466822
Link To Document :
بازگشت