Title :
Influence of metal coverage on transistor mismatch and variability in copper damascene based CMOS technologies
Author :
Wils, Nicole ; Tuinhout, Hans ; Meijer, Maurice
Author_Institution :
NXP Semicond. Central R&D/Res., Eindhoven, Netherlands
Abstract :
This paper summarizes a comprehensive study on the effect of asymmetrical metal coverage on matching performance for a 45 nm copper damascene based CMOS process. We demonstrate that random mismatch fluctuations are not affected by metal layout asymmetries and we provide valuable new insights about the magnitude of systematic mismatches that can be expected due to asymmetrical layouts and CMP tiling. For the first time we also present results on the impact of temperature increases on both systematic as well as random drain current mismatches.
Keywords :
CMOS integrated circuits; chemical mechanical polishing; copper; CMOS technologies; CMP tiling; Cu; asymmetrical layouts; asymmetrical metal coverage effect; chemical mechanical polishing; copper damascene; metal coverage influence; size 45 nm; transistor mismatch; CMOS process; CMOS technology; Circuits; Copper; Fluctuations; MOSFETs; Metallization; Stress; Temperature; Testing;
Conference_Titel :
Microelectronic Test Structures (ICMTS), 2010 IEEE International Conference on
Conference_Location :
Hiroshima
Print_ISBN :
978-1-4244-6912-3
Electronic_ISBN :
978-1-4244-6914-7
DOI :
10.1109/ICMTS.2010.5466825