Title :
Silicon characterization of standby leakage reduction techniques in a 0.13 μm Low Power Partially-Depleted Silicon-On-Insulator Technology
Author :
L´Hostis, N. ; Thomas, O. ; Haendler, S. ; Amara, A. ; Flatresse, Philippe ; Belleville, M.
Author_Institution :
STMicroelectronics, Crolles
Abstract :
This paper presents silicon characterization results of various power gating techniques in a 0.13mum low power PD-SOI technology. A standby leakage current comparison is performed for floating body, body contacted and DTMOS transistors. It is shown that sleep transistors composed of PMOS in DTMOS configuration with an increased channel length are the best devices to reduce leakage power consumption in standby mode. Furthermore, on one hand, SOI helps reducing dynamic power consumption by more than 40% compared to bulk, and on the other hand, by implementing leakage reduction techniques, the standby leakage power is lowered by one decade
Keywords :
MOSFET; leakage currents; low-power electronics; silicon-on-insulator; 0.13 micron; DTMOS transistor; floating body transistor; partially-depleted silicon on insulator; power gating; silicon characterization; sleep transistors; standby leakage reduction; Energy consumption; Frequency conversion; Leakage current; Logic devices; MOS devices; Paper technology; Rails; Ring oscillators; Silicon on insulator technology; Testing; Leakage Dispersion; MTCMOS; PD-SOI; Silicon Electrical Characterization; Sleep Transistors;
Conference_Titel :
Integrated Circuit Design and Technology, 2006. ICICDT '06. 2006 IEEE International Conference on
Conference_Location :
Padova
Print_ISBN :
1-4244-0097-X
DOI :
10.1109/ICICDT.2006.220779