Title :
Design of optimized reversible binary adder/subtractor and BCD adder
Author :
Nagamani, A.N. ; Ashwin, S. ; Agrawal, Vinod Kumar
Author_Institution :
Dept. of Electron. & Commun. Eng., PES Inst. of Technol., Bangalore, India
Abstract :
Reversible logic has gained the interest of many researchers due to its applicability in emerging low power technologies such as Quantum computing, QCA, optical computing etc., Adders/Subtractors are basic design components of any processor. Optimized design of these adders results in efficient processors. In this work we propose optimized Binary adders/subtractors and BCD adders. The adders/subtractors designed in this work are optimized for Quantum cost and Delay. We also propose a generic design of n-bit adders and subtractors. In this work, we explore the use of Negative control lines for detecting overflow logic of BCD adder which considerably reduces Quantum cost, delay and gate count which result in high speed BCD adder with optimized area which give way to lot of scope in the field of reversible computing in near future.
Keywords :
adders; cost reduction; delay circuits; logic design; low-power electronics; optimisation; quantum gates; QCA; gate count reduction; generic design; high speed BCD adder optimization design; low power technology; n-bit adders; n-bit subtractors; negative control lines; optical computing; overflow logic detection; processor components; quantum computing; quantum cost reduction; quantum delay reduction; reversible binary adder-subtractor optimization design; reversible logic; Adders; Delays; Heating; Informatics; Logic circuits; Logic gates; Quantum computing; BCD adder; Binary adder/subtractor; Negative controlled Toffoli; Reversible logic;
Conference_Titel :
Contemporary Computing and Informatics (IC3I), 2014 International Conference on
Conference_Location :
Mysore
DOI :
10.1109/IC3I.2014.7019664