DocumentCode :
2387153
Title :
Delay and Power Monitoring Scheme for Minimizing Power Consumption by Means of Supply and Threshold Voltage Control
Author :
Nomura, Masahiro ; Ikenaga, Yoshifumi ; Takeda, Koichi ; Nakazawa, Yoetsu ; Aimoto, Yoshiharu ; Hagihara, Yasuhiko
Author_Institution :
Syst. Devices Res. Labs. & R&D Support Center, NEC Corp., Sagamihara
fYear :
0
fDate :
0-0 0
Firstpage :
1
Lastpage :
4
Abstract :
This paper describes newly developed delay and power monitoring schemes for minimizing power consumption by means of the dynamic control of supply voltage VDD and threshold voltage VTH in active and standby modes. On the basis of delay monitoring results, either VDD control or VTH control is selected, in order to avoid any oscillation problem between them in the active mode. With respect to power monitoring, experimental results with a 90-nm CMOS device show that it reduces power consumption by making it possible (1) to maintain a certain switching current ISW / leakage current ILEAK ratio in the active mode, and (2) to detect optimum body bias conditions (subthreshold current ISUBTH = substrate current ISUB) within an error of less than 20 % with respect to actual minimum leakage current values in the standby mode
Keywords :
CMOS integrated circuits; integrated circuit design; low-power electronics; power supply circuits; voltage control; 90 nm; CMOS device; delay monitoring; optimum body bias; power consumption minimization; power monitoring; standby mode; supply voltage control; threshold voltage control; Clocks; Condition monitoring; Control systems; Delay; Energy consumption; Leakage current; National electric code; Temperature dependence; Threshold voltage; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuit Design and Technology, 2006. ICICDT '06. 2006 IEEE International Conference on
Conference_Location :
Padova
Print_ISBN :
1-4244-0097-X
Type :
conf
DOI :
10.1109/ICICDT.2006.220832
Filename :
1669419
Link To Document :
بازگشت