DocumentCode :
2388874
Title :
Verification tool for systolic array design
Author :
Lin, Fuyau ; Shih, Timothy ; Ling, Nam
Author_Institution :
Dept. of Comput. Eng., Santa Clara Univ., CA, USA
fYear :
1991
fDate :
10-13 Nov 1991
Firstpage :
488
Lastpage :
492
Abstract :
The axiomatization of STA (systolic temporal arithmetic) defines rules for the systolic array in the language of the predicate calculus. The STA formalism is briefly reviewed and an automated verifier is constructed using Prolog. The verification tool is developed to produce a sound and efficient verification process and to provide short-cuts to justify systolic array designs. The STA specifications and the corresponding Prolog programs can be written using an almost identical notation
Keywords :
formal specification; logic CAD; logic testing; systolic arrays; Prolog; automated verifier; axiomatization; predicate calculus; specifications; systolic array design; systolic temporal arithmetic; verification tool; Acoustical engineering; Arithmetic; CMOS logic circuits; Calculus; Computer languages; Formal verification; Hardware; Logic arrays; Logic programming; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Tools for Artificial Intelligence, 1991. TAI '91., Third International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
0-8186-2300-4
Type :
conf
DOI :
10.1109/TAI.1991.167030
Filename :
167030
Link To Document :
بازگشت