DocumentCode :
2389134
Title :
A high data rate parallel demodulator suited to FPGA implementation
Author :
Lin, Changxing ; Shao, Beibei ; Zhang, Jian
fYear :
2010
fDate :
6-8 Dec. 2010
Firstpage :
1
Lastpage :
4
Abstract :
The architecture of high data-rate parallel demodulator suitable for demodulating high order QAM modulated signal and easy to implement on FPGA platform is presented in this paper. The parallel architecture is based on frequency-domain implementation of matched filter and timing phase correction, which was first reported in Alternate Parallel Receiver (APRX). O&M timing error estimator based dual parallel feedback loop is proposed for timing recovery, while a kind of reduced constellation phase-frequency detector based parallel decision feedback PLL is designed for carrier recovery, their parallel implementation structures suitable for FPGA platform are also investigated. A demonstrate of 5 Gbps demodulator for 64 QAM modulation is given, fixed point simulation shows that this architecture can efficiently work with performance loss less than 1 dB.
Keywords :
demodulators; field programmable gate arrays; matched filters; parallel architectures; phase locked loops; quadrature amplitude modulation; synchronisation; alternate parallel receiver; carrier recovery; dual parallel feedback loop; field programmable gate arrays; high data-rate parallel demodulator; matched filter; parallel architecture; parallel decision feedback PLL; phase-frequency detector; quadrature amplitude modulation; timing error estimator; timing phase correction; timing recovery; Artificial neural networks; Demodulation; Mixers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communication Systems (ISPACS), 2010 International Symposium on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-7369-4
Type :
conf
DOI :
10.1109/ISPACS.2010.5704646
Filename :
5704646
Link To Document :
بازگشت