Title :
Integration of Sub-melt Laser Annealing on Metal Gate CMOS Devices for Sub 50 nm Node DRAM
Author :
Buh, Gyoung Ho ; Yon, Guk-Hyon ; Park, Tai-Su ; Lee, Jin-Wook ; Kim, Jihyun ; Wang, Yun ; Feng, Lucia ; Wang, Xiaoru ; Shin, Yu Gyun ; Choi, Siyoung ; Chung, U-in ; Moon, Joo-Tae ; Ryu, Byung-Il
Author_Institution :
Semicond. R&D Center, Samsung Electron. Co. Ltd., Gyeonggi
Abstract :
We report on the integration of sub-melt laser spike annealing (LSA) on W-gate stacked DRAM. We applied the LSA as a reactivation in back-end processes to comply with the considerable metal-pattern effects and strong DRAM thermal-budget. Improvements in drive currents of peripheral transistors (4 %/14 % for n/p-FETs) are achieved by using the LSA without incurring short channel effect (SCE) while minimizing pattern effects of metal gate. DRAM cell transistors also show improvements in drive current, junction leakage, and GIDL (gate-induced drain leakage) without laser-induced local defects and reliability degradation
Keywords :
CMOS memory circuits; DRAM chips; laser beam annealing; leakage currents; tungsten; 50 nm; DRAM; W; back-end processes; drive currents improvement; improved gate-induced drain leakage; improved junction leakage; metal gate CMOS devices; metal-pattern effects; submelt laser spike annealing; thermal budget; Annealing; Contact resistance; Moon; Optical device fabrication; Power lasers; Radio control; Random access memory; Research and development; Semiconductor lasers; Thermal degradation;
Conference_Titel :
Electron Devices Meeting, 2006. IEDM '06. International
Conference_Location :
San Francisco, CA
Print_ISBN :
1-4244-0439-8
Electronic_ISBN :
1-4244-0439-8
DOI :
10.1109/IEDM.2006.346918